Lines Matching refs:smc_state
2385 SISLANDS_SMC_SWSTATE *smc_state) in si_populate_power_containment_values() argument
2408 if (smc_state->levelCount != state->performance_level_count) in si_populate_power_containment_values()
2413 smc_state->levels[0].dpm2.MaxPS = 0; in si_populate_power_containment_values()
2414 smc_state->levels[0].dpm2.NearTDPDec = 0; in si_populate_power_containment_values()
2415 smc_state->levels[0].dpm2.AboveSafeInc = 0; in si_populate_power_containment_values()
2416 smc_state->levels[0].dpm2.BelowSafeInc = 0; in si_populate_power_containment_values()
2417 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0; in si_populate_power_containment_values()
2466 …smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / ma… in si_populate_power_containment_values()
2467 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC; in si_populate_power_containment_values()
2468 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC; in si_populate_power_containment_values()
2469 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC; in si_populate_power_containment_values()
2470 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio); in si_populate_power_containment_values()
2478 SISLANDS_SMC_SWSTATE *smc_state) in si_populate_sq_ramping_values() argument
2489 if (smc_state->levelCount != state->performance_level_count) in si_populate_sq_ramping_values()
2526 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle); in si_populate_sq_ramping_values()
2527 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2); in si_populate_sq_ramping_values()
5425 SISLANDS_SMC_SWSTATE *smc_state) in si_populate_smc_sp() argument
5432 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp); in si_populate_smc_sp()
5434 smc_state->levels[ps->performance_level_count - 1].bSP = in si_populate_smc_sp()
5549 SISLANDS_SMC_SWSTATE *smc_state) in si_populate_smc_t() argument
5563 smc_state->levels[0].aT = cpu_to_be32(a_t); in si_populate_smc_t()
5567 smc_state->levels[0].aT = cpu_to_be32(0); in si_populate_smc_t()
5583 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK; in si_populate_smc_t()
5585 smc_state->levels[i].aT = cpu_to_be32(a_t); in si_populate_smc_t()
5590 smc_state->levels[i + 1].aT = cpu_to_be32(a_t); in si_populate_smc_t()
5652 SISLANDS_SMC_SWSTATE *smc_state) in si_convert_power_state_to_smc() argument
5670 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD; in si_convert_power_state_to_smc()
5676 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC; in si_convert_power_state_to_smc()
5678 smc_state->levelCount = 0; in si_convert_power_state_to_smc()
5683 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS; in si_convert_power_state_to_smc()
5685 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE; in si_convert_power_state_to_smc()
5690 &smc_state->levels[i]); in si_convert_power_state_to_smc()
5691 smc_state->levels[i].arbRefreshState = in si_convert_power_state_to_smc()
5698 smc_state->levels[i].displayWatermark = in si_convert_power_state_to_smc()
5702 smc_state->levels[i].displayWatermark = (i < 2) ? in si_convert_power_state_to_smc()
5706 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i; in si_convert_power_state_to_smc()
5708 smc_state->levels[i].ACIndex = 0; in si_convert_power_state_to_smc()
5710 smc_state->levelCount++; in si_convert_power_state_to_smc()
5717 si_populate_smc_sp(adev, amdgpu_state, smc_state); in si_convert_power_state_to_smc()
5719 ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state); in si_convert_power_state_to_smc()
5723 ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state); in si_convert_power_state_to_smc()
5727 return si_populate_smc_t(adev, amdgpu_state, smc_state); in si_convert_power_state_to_smc()
5741 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState; in si_upload_sw_state() local
5743 memset(smc_state, 0, state_size); in si_upload_sw_state()
5745 ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state); in si_upload_sw_state()
5749 return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state, in si_upload_sw_state()
5762 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState; in si_upload_ulv_state() local
5765 memset(smc_state, 0, state_size); in si_upload_ulv_state()
5767 ret = si_populate_ulv_state(adev, smc_state); in si_upload_ulv_state()
5769 ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state, in si_upload_ulv_state()