Lines Matching refs:cmt

96 	struct sh_cmt_device *cmt;  member
248 return ch->cmt->info->read_control(ch->iostart, 0); in sh_cmt_read_cmstr()
250 return ch->cmt->info->read_control(ch->cmt->mapbase, 0); in sh_cmt_read_cmstr()
257 ch->cmt->info->write_control(ch->iostart, 0, value); in sh_cmt_write_cmstr()
259 ch->cmt->info->write_control(ch->cmt->mapbase, 0, value); in sh_cmt_write_cmstr()
264 return ch->cmt->info->read_control(ch->ioctrl, CMCSR); in sh_cmt_read_cmcsr()
270 ch->cmt->info->write_control(ch->ioctrl, CMCSR, value); in sh_cmt_write_cmcsr()
275 return ch->cmt->info->read_count(ch->ioctrl, CMCNT); in sh_cmt_read_cmcnt()
281 ch->cmt->info->write_count(ch->ioctrl, CMCNT, value); in sh_cmt_write_cmcnt()
287 ch->cmt->info->write_count(ch->ioctrl, CMCOR, value); in sh_cmt_write_cmcor()
296 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit; in sh_cmt_get_counter()
304 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit; in sh_cmt_get_counter()
317 raw_spin_lock_irqsave(&ch->cmt->lock, flags); in sh_cmt_start_stop_ch()
326 raw_spin_unlock_irqrestore(&ch->cmt->lock, flags); in sh_cmt_start_stop_ch()
333 pm_runtime_get_sync(&ch->cmt->pdev->dev); in sh_cmt_enable()
334 dev_pm_syscore_device(&ch->cmt->pdev->dev, true); in sh_cmt_enable()
337 ret = clk_enable(ch->cmt->clk); in sh_cmt_enable()
339 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n", in sh_cmt_enable()
348 if (ch->cmt->info->width == 16) { in sh_cmt_enable()
379 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n", in sh_cmt_enable()
390 clk_disable(ch->cmt->clk); in sh_cmt_enable()
405 clk_disable(ch->cmt->clk); in sh_cmt_disable()
407 dev_pm_syscore_device(&ch->cmt->pdev->dev, false); in sh_cmt_disable()
408 pm_runtime_put(&ch->cmt->pdev->dev); in sh_cmt_disable()
498 dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n", in sh_cmt_clock_event_program_verify()
507 dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n", in __sh_cmt_set_next()
529 ch->cmt->info->clear_bits); in sh_cmt_interrupt()
671 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev); in sh_cmt_clocksource_suspend()
681 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev); in sh_cmt_clocksource_resume()
700 dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n", in sh_cmt_register_clocksource()
703 clocksource_register_hz(cs, ch->cmt->rate); in sh_cmt_register_clocksource()
717 sh_cmt_set_next(ch, ((ch->cmt->rate + HZ/2) / HZ) - 1); in sh_cmt_clock_event_start()
739 dev_info(&ch->cmt->pdev->dev, "ch%u: used for %s clock events\n", in sh_cmt_clock_event_set_state()
773 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev); in sh_cmt_clock_event_suspend()
774 clk_unprepare(ch->cmt->clk); in sh_cmt_clock_event_suspend()
781 clk_prepare(ch->cmt->clk); in sh_cmt_clock_event_resume()
782 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev); in sh_cmt_clock_event_resume()
792 irq = platform_get_irq(ch->cmt->pdev, ch->index); in sh_cmt_register_clockevent()
794 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to get irq\n", in sh_cmt_register_clockevent()
801 dev_name(&ch->cmt->pdev->dev), ch); in sh_cmt_register_clockevent()
803 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to request irq %d\n", in sh_cmt_register_clockevent()
822 ced->mult = div_sc(ch->cmt->rate, NSEC_PER_SEC, ced->shift); in sh_cmt_register_clockevent()
828 dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n", in sh_cmt_register_clockevent()
841 ch->cmt->has_clockevent = true; in sh_cmt_register()
848 ch->cmt->has_clocksource = true; in sh_cmt_register()
857 bool clocksource, struct sh_cmt_device *cmt) in sh_cmt_setup_channel() argument
865 ch->cmt = cmt; in sh_cmt_setup_channel()
875 switch (cmt->info->model) { in sh_cmt_setup_channel()
877 ch->ioctrl = cmt->mapbase + 2 + ch->hwidx * 6; in sh_cmt_setup_channel()
881 ch->ioctrl = cmt->mapbase + 0x10 + ch->hwidx * 0x10; in sh_cmt_setup_channel()
885 ch->iostart = cmt->mapbase + ch->hwidx * 0x100; in sh_cmt_setup_channel()
891 if (cmt->info->width == (sizeof(ch->max_match_value) * 8)) in sh_cmt_setup_channel()
894 ch->max_match_value = (1 << cmt->info->width) - 1; in sh_cmt_setup_channel()
899 ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev), in sh_cmt_setup_channel()
902 dev_err(&cmt->pdev->dev, "ch%u: registration failed\n", in sh_cmt_setup_channel()
911 static int sh_cmt_map_memory(struct sh_cmt_device *cmt) in sh_cmt_map_memory() argument
915 mem = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0); in sh_cmt_map_memory()
917 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n"); in sh_cmt_map_memory()
921 cmt->mapbase = ioremap_nocache(mem->start, resource_size(mem)); in sh_cmt_map_memory()
922 if (cmt->mapbase == NULL) { in sh_cmt_map_memory()
923 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n"); in sh_cmt_map_memory()
950 static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev) in sh_cmt_setup() argument
956 cmt->pdev = pdev; in sh_cmt_setup()
957 raw_spin_lock_init(&cmt->lock); in sh_cmt_setup()
960 cmt->info = of_device_get_match_data(&pdev->dev); in sh_cmt_setup()
961 cmt->hw_channels = cmt->info->channels_mask; in sh_cmt_setup()
966 cmt->info = (const struct sh_cmt_info *)id->driver_data; in sh_cmt_setup()
967 cmt->hw_channels = cfg->channels_mask; in sh_cmt_setup()
969 dev_err(&cmt->pdev->dev, "missing platform data\n"); in sh_cmt_setup()
974 cmt->clk = clk_get(&cmt->pdev->dev, "fck"); in sh_cmt_setup()
975 if (IS_ERR(cmt->clk)) { in sh_cmt_setup()
976 dev_err(&cmt->pdev->dev, "cannot get clock\n"); in sh_cmt_setup()
977 return PTR_ERR(cmt->clk); in sh_cmt_setup()
980 ret = clk_prepare(cmt->clk); in sh_cmt_setup()
985 ret = clk_enable(cmt->clk); in sh_cmt_setup()
989 if (cmt->info->width == 16) in sh_cmt_setup()
990 cmt->rate = clk_get_rate(cmt->clk) / 512; in sh_cmt_setup()
992 cmt->rate = clk_get_rate(cmt->clk) / 8; in sh_cmt_setup()
994 clk_disable(cmt->clk); in sh_cmt_setup()
997 ret = sh_cmt_map_memory(cmt); in sh_cmt_setup()
1002 cmt->num_channels = hweight8(cmt->hw_channels); in sh_cmt_setup()
1003 cmt->channels = kcalloc(cmt->num_channels, sizeof(*cmt->channels), in sh_cmt_setup()
1005 if (cmt->channels == NULL) { in sh_cmt_setup()
1014 for (i = 0, mask = cmt->hw_channels; i < cmt->num_channels; ++i) { in sh_cmt_setup()
1016 bool clocksource = i == 1 || cmt->num_channels == 1; in sh_cmt_setup()
1019 ret = sh_cmt_setup_channel(&cmt->channels[i], i, hwidx, in sh_cmt_setup()
1020 clockevent, clocksource, cmt); in sh_cmt_setup()
1027 platform_set_drvdata(pdev, cmt); in sh_cmt_setup()
1032 kfree(cmt->channels); in sh_cmt_setup()
1033 iounmap(cmt->mapbase); in sh_cmt_setup()
1035 clk_unprepare(cmt->clk); in sh_cmt_setup()
1037 clk_put(cmt->clk); in sh_cmt_setup()
1043 struct sh_cmt_device *cmt = platform_get_drvdata(pdev); in sh_cmt_probe() local
1051 if (cmt) { in sh_cmt_probe()
1056 cmt = kzalloc(sizeof(*cmt), GFP_KERNEL); in sh_cmt_probe()
1057 if (cmt == NULL) in sh_cmt_probe()
1060 ret = sh_cmt_setup(cmt, pdev); in sh_cmt_probe()
1062 kfree(cmt); in sh_cmt_probe()
1070 if (cmt->has_clockevent || cmt->has_clocksource) in sh_cmt_probe()